

# Hardware-Aware Optimization: Using Intel® Streaming SIMD Extensions

Dr. Thomas Willhalm Sr. Application Engineer Software and Services Group



## **Legal Disclaimer**



Intel may make changes to specifications and product descriptions at any time, without notice.

- Performance tests and ratings are measured using specific computer systems and/or components and reflect the approximate performance of Intel products as measured by those tests. Any difference in system hardware or software design or configuration may affect actual performance. Buyers should consult other sources of information to evaluate the performance of systems or components they are considering purchasing. For more information on performance tests and on the performance of Intel products, visit Intel Performance Benchmark Limitations
- Intel does not control or audit the design or implementation of third party benchmarks or Web sites referenced in this document. Intel encourages all of its customers to visit the referenced Web sites or others where similar performance benchmarks are reported and confirm whether the referenced benchmarks are accurate and reflect performance of systems available for purchase.
- Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See www.intel.com/products/processor number for details.
- Intel, processors, chipsets, and desktop boards may contain design defects or errors known as errata, which may cause the product to deviate from published specifications. Current characterized errata are available on request.
- Intel Virtualization Technology requires a computer system with a processor, chipset, BIOS, virtual machine monitor (VMM) and applications enabled for virtualization technology. Functionality, performance or other virtualization technology benefits will vary depending on hardware and software configurations. Virtualization technology-enabled BIOS and VMM applications are currently in development.
- 64-bit computing on Intel architecture requires a computer system with a processor, chipset, BIOS, operating system, device drivers and applications enabled for Intel® 64 architecture. Performance will vary depending on your hardware and software configurations. Consult with your system vendor for more information.
- Lead-free: 45nm product is manufactured on a lead-free process. Lead is below 1000 PPM per EU RoHS directive (2002/95/EC, Annex A). Some EU RoHS exemptions for lead may apply to other components used in the product package.
- Halogen-free: Applies only to halogenated flame retardants and PVC in components. Halogens are below 900 PPM bromine and 900 PPM chlorine.
- Intel, Intel Xeon, Intel Core microarchitecture, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.
- © 2009 Standard Performance Evaluation Corporation (SPEC) logo is reprinted with permission



## Agenda



- Introduction to SIMD
- SIMD arithmetic
- Conditional Code with SIMD
- Search and String Operations
- Data layout for SIMD
- Using SIMD for Full-Table Scans
- Summary

This presentation introduces only a subset of Intel® SSE with a strong focus on integer operations.



# Single Instruction Multiple Data (SIMD)

### Scalar processing

- traditional mode
- one instruction produces one result



### SIMD processing

- -with Intel® SSE
- –one instruction produces multiple results





# SSE Data Types & Speedup Potential



Potential speed-up is roughly the amount of packing



# SIMD is orthogonal to Multi-Core and Instruction-Level Parallelism

Available in all cores

Multiple Execution units
Allow SIMD parallelism
Up to 4 instructions can be retired in 1 clock cycle







## Evolution of SIMD on Intel® Architecture

- MMX<sup>TM</sup>
  - 64 bit
- Intel® Streaming SIMD Extensions (Intel® SSE)
  - 128 bit
- Intel® Advanced Vector Extensions (Intel® AVX)
  - 256 bit
  - Announced for Sandy Bridge architecture
- Intel® Many Integrated Core Architecture
  - 512 bit



## Four Vectorization Approaches



- Inline assembly language
- Intrinsics (see next slide)
- C++ class library
- Automatic vectorization by compiler



# Intel® SSE instructions are accessed as C functions:

```
// Original version using standard C/C++
void half(int array[], int len) {
  for (int i = 0; i < len; i++) {
     array[i] = array[i] >> 1; // shift right by 1
// Modified version using intrinsics
void halfIntrinsic(int array[], int len) {
  m128i *array4 = ( m128i *) array;
  for (int i = 0; i < len/4; i++) {
     array4[i] = mm srai epi32(array4[i], 1);
```



## Agenda



- Introduction to SIMD
- SIMD arithmetic
- Conditional Code with SIMD
- Search and String Operations
- Data layout for SIMD
- Using SIMD for Full-Table Scans
- Summary



## **Basic Operations**

PADD{B,W,D,Q,SB,SW}

xmm, xmm/m128

PSUB{B,W,D,Q,SB,SW}

xmm, xmm/m128 src

PAVG{B,W} xmm, xmm/m128

0x0010 0x0100 0x0001 0x0004

0x0100 0x0100 0x000f 0x0321

src + dst

dst

0x0110 0x0200 0x0010 0x0325

PAND xmm, xmm/m128

xmm, xmm/m128 **PANDNOT** 

xmm, xmm/m128 POR

xmm, xmm/m128 **PXOR** 

P{MIN,MAX}{UB,SB,UW,SW,UD,SD} xmm, xmm/m128

SSE 2



## Multiplication

(intel)

PMULUDQ xmm, xmm/m128 PMULDQ xmm, xmm/m128

src

dst

src \* dst

0x00010000

0x00000010

PMULH{W,SW} xmm, xmm/m128

PMULLW xmm, xmm/m128

PMULLD xmm, xmm/m128

Higher and lower 32bits of product

src



dst



Hi/Lo (src \* dst)



SSE 2

SSF 4.1



## Shifting

PSRA{W,D} Shifting by bits

PSLL{W,D,Q} xmm, xmm/imm8 xmm, xmm/imm8

src

0x0110 0x0200 0x0010 0x0321

b

0x04

src >> b

0x0011 0x0020 0x0001 0x0032

PSRL{W,D,Q,DQ}xmm, xmm/imm8 Shifting by bytes

src

0x0110 0x0200 0x0010 0x0321

b

0x01

src >> b\*8

0x0001 0x0002 0x0000 0x0003

SSE 2



## Agenda



- Introduction to SIMD
- SIMD arithmetic
- Conditional Code with SIMD
- Search and String Operations
- Data layout for SIMD
- Using SIMD for Full-Table Scans
- Summary



## **Packed Comparison**



PCMPEQ{B,W,D,Q} xmm, xmm/m128 PCMPGT{B,W,D} xmm, xmm/m128 PCMPGT{B,W,D}r xmm, xmm/m128

Ex: pcmpeqd xmm1, xmm2



- Pair-wise compare equal, greater than, less than
- All the bits are set "1" if a pair is equal



# Use Masks for Conditional Expressions

```
// Original version using standard C/C++
if (x<xmin)</pre>
    y=10;
else
                                         99.9 363.7
                                                     54.3
    y=0;
                                          cmplt
                                       100.0 100.0 100.0
                            xmin
                                        11111 00000 11111
                           mask
                                           and
                                 00010 00010 00010 00010
```

## Convert Mask to Bit-Vectors



#### pmovmskb



- Extract highest bit of each byte
- Converts comparison result to bit-vector

Can be used to store the result of a search as bit-vector.





### Convert Bit-Vector to Mask





## Agenda



- Introduction to SIMD
- SIMD arithmetic
- Conditional Code with SIMD
- Search and String Operations
- Data layout for SIMD
- Using SIMD for Full-Table Scans
- Summary



### Search Minimum



#### PHMINPOSUW xmm, xmm/m128

- Minimum of 8 words is put in the lowest word
- Index of the minimum word index<sub>mm2</sub> is put in bit
- All the other bits are set 0



Ex: phminposuw xmm1, xmm2

SSE 4.1



## **String Operations**



#### PCMPxSTRx: 8 and 16 bit, signed and unsigned, 0-terminated or fixed length

#### Equal [ i.e. strcmp() ]

 true for each character in Src2 if same position in Src1 is equal

Src1: These\_are\_the\_sa Src2: These are the sa Mask: 1111101110111

Index:0x00

#### Equal Any [i.e. strcspn()]

 true for each character in Src2 if any character in Src1 matches

Src1: {}~|#\\@\b\t\0
Src2: bad#passw@rd\0
Mask: 0001000001000000

Index:0x03

#### Sub-string[i.e. strspn()]

finds the start of a substring (Src1) within another string (Src2)

Src1: sub

Src2: busubusubusubusu Mask: 0010001000100010

Index:0x02

#### Ranges

 true if a character in Src2 is in at least one of up to 8 ranges in Src1

Src1:  $AZaz09\0$ 

Src2: #AlphaNumeric#\0
Mask: 0111111111111000

Index:0x01



## Agenda



- Introduction to SIMD
- SIMD arithmetic
- Conditional Code with SIMD
- Search and String Operations
- Data layout for SIMD
- Using SIMD for Full-Table Scans
- Summary



## Row-Orientation is Unsuited for SIMD

AoS: Array of Structures "Row-oriented"



Row-otientation defeats SIMD

SoA: Structure of Arrays "Column-oriented"



Column-orientation is perfect for SIMD!

**Hybrid Structure** 





## Insert and Extract Single Values

(intel)

PINSRB xmm, r/m8, imm8
PINSRW xmm, r/m8, imm8
PINSRD xmm, r/m32, imm8
PINSRQ xmm, r/m64, imm8

• Insert a byte, a word, a dword, or a qword to the dst indicated by the offset in imm8

Ex: pinsrd xmm1, eax, 2

xmm1 0x1 0x0fff 0x0ffff 0x1ffffeax 0x00ffnew xmm1 0x1 0x00ff 0x0ffff 0x1ffffimm8  $\longrightarrow$  3 2 1 0

PEXTRB r32/r64/m8, xmm, imm8
PEXTRW r/m32/m64, xmm, imm8
PEXTRD r/m32, xmm, imm8
PEXTRQ r/m64, xmm, imm8

 Extract byte / word / dword / qword indicated by offset in imm8

Ex: pextrd eax, xmm, 3

SE 2 SSE 4.1

Insert and extract serialize the code



## **Byte Permutation**



PSHUFB mm, mm/m64
PSHUFB xmm, xmm/m128



- Byte-granularity permutation
- Variable control by source field
- Each byte of the source field selects the origin of the corresponding destination byte
- Also includes force-byte-to-zero flag (bit 7)

Byte permute is a very powerful operation for data preparation

SSSE 3



### **Blends**



BLENDVP{B,S,D} xmm, xmm/m128 < xmm0>

BLENDVP{B,S,D} xmm, xmm/m128 imm8

• Based on implicit input xmm0 or imm8,

- Based on implicit input xmm0 or imm8, copy fields from source to dest.
  - Selectively copy 4 sp FP
  - Selectively copy 2 dp FP
  - Selectively copy 16 bytes
- The control bit is the MSB in the corresponding fields in xmm0
- Copy if the corresponding MSB is 1

Blending allows merging results of 2 code paths

BLENDVPS xmm2, xmm1 <xmm0>



SSE 4.1



## Agenda



- Introduction to SIMD
- SIMD arithmetic
- Conditional Code with SIMD
- Search and String Operations
- Data layout for SIMD
- Using SIMD for Full-Table Scans
- Summary



# Recap: TREX Stores Values in Columns



- From "Dictionary", those values are {0, 1, 2, 3, ..., 100000}
- Max is 100000, which needs 17 bits to represent (2<sup>17</sup>-1)
- Idea: instead of 32-bits, use 17-bits fields to store each ValueID
- Accessing "Value" needs decompression into 32-bits



## Integers are compressed as packed bit-fields

Example: packed 17-bit fields



## DECOMPRESS unaligned bit fields

Example: packed 17-bit fields



# Problem: There are values that span across 5 Bytes

Example: packed 27-bit fields

F E D C B A 9 8 7 6 5 4 3 2 1 0

128~ 32766 17 127321873 42

32766 ?? 127321873 42

- •The 3<sup>rd</sup> value spans across 5 Bytes.
- •Cannot use Shuffle to copy the FULL bits into a 4-Byte space directly.



# Solution: Shift 5-Bytes values into 4 Bytes and blend

Example: packed 27-bit field



# Example: Simulate Independent Shift



- Problem: Intel® SSE shift instruction shifts all values by the same shift amount
  - Quiz: How to compute n\*16 efficiently?
  - Answer: use shift to multiply n<<4</li>
- Solution: use multiplication to shift





## Example: Simulate Independent Shift

Example: packed 15-bit fields





## Blend results of different shift amount

Example: packed 4-bit fields



## DECOMPRESS is 1.6x faster with SIMD





# Full-Table Scan searches on compressed values

Algorithmic optimization by only decompressing the range of values that are of interest:

- DECOMPRESS
- And returns indexes of "Index Values" instead of decompressed "Index Values"



## Basic idea of COMPRESSEDSEARCH

Example: COMPRESSEDSEARCH(3,30) for packed 17-bit fields



## Compare shifted values

Example: COMPRESSEDSEARCH(3,30) for packed 15-bit fields



## Hits are stored with look-up table



Test first, if there are any hits with \_mm\_testz\_si128

—Implicit "pand" (saves 1 instruction) 3 ¦ F Α 8 6 4 0 0x00000000 **OxFFFFFFF OxFFFFFFF** 0x00000000 Extract bits with "movemask" 0b0110 use this for table look-up Maintain loop variable with current indexes 112 113 114 115 Shuffle indexes of hits (shuffle mask from look-up table) 113 114 Append result to list of hits

## Full-Table Scan is 1.6x faster with SIMD





## Summary



- A single instruction processes multiple data
- Standard arithmetic operations are available
- Use masks for conditional code
- Special instrucions for searching and strings
- Column-orientation favors SIMD
- Shuffle and blend to arrange data
- Full-table scan is 1.6x faster with SIMD

Get creative and find new ways to use SIMD!



### References

- Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 2A and 2B <a href="http://www.intel.com/">http://www.intel.com/</a>
   products/processor/manuals/
- Intrinsics Reference
   http://software.intel.com/sites/products/documentation/studio/composer/en-us/2009/compiler\_c/
- Interactive Intel Intrinsics Guide <u>http://software.intel.com/en-us/avx/</u>
- Intel® Advanced Vector Extensions (Intel® AVX)
   <a href="http://software.intel.com/en-us/avx/">http://software.intel.com/en-us/avx/</a>
- C++ Larrabee Prototype Library <u>http://software.intel.com/en-us/articles/prototype-primitives-guide/</u>





